logo
Datasheet4U.com - PLL102-109 Driver
logo

PLL102-109 Datasheet, PhaseLink Corporation

PLL102-109 Datasheet, PhaseLink Corporation

PLL102-109

datasheet Download (Size : 199.76KB)

PLL102-109 Datasheet

PLL102-109 driver

programmable ddr zero delay clock driver.

programmable ddr zero delay clock driver.

PLL102-109

datasheet Download (Size : 199.76KB)

PLL102-109 Datasheet

PLL102-109 Features and benefits

PLL102-109 Features and benefits

PLL clock distribution optimized for Double Data Rate SDRAM application up to 266Mhz.
* Distributes one clock Input to one bank of six differential outputs.
* Tra.

PLL102-109 Description

PLL102-109 Description

The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK_INT. The .

Image gallery

PLL102-109 Page 1 PLL102-109 Page 2 PLL102-109 Page 3

<?=PLL102-109?> Page 2 <?=?> Page 3

TAGS

PLL102-109
Programmable
DDR
Zero
Delay
Clock
Driver
PhaseLink Corporation

Manufacturer


PhaseLink Corporation

Related datasheet

PLL102-10

PLL102-108

PLL102-15

PLL102-03

PLL102-04

PLL102-05

PLL1000A

PLL103-01

PLL103-02

PLL103-03

PLL103-04

PLL103-05

PLL103-06

Since 2006. D4U Semicon.   |   Datasheet4U.com   |   Contact Us   |   Privacy Policy   |   Purchase of parts