Datasheet4U Logo Datasheet4U.com

PLL102-109 - Programmable DDR Zero Delay Clock Driver

PLL102-109 Description

Preliminary PLL102-109 Programmable DDR Zero Delay Clock Driver .
The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock o.

📥 Download Datasheet

Preview of PLL102-109 PDF
datasheet Preview Page 2 datasheet Preview Page 3

Datasheet Details

Part number
PLL102-109
Manufacturer
PhaseLink Corporation
File Size
199.76 KB
Datasheet
PLL102-109_PhaseLinkCorporation.pdf
Description
Programmable DDR Zero Delay Clock Driver

📁 Related Datasheet

  • PLL1000A - PHASE LOCKED LOOP (Z-Communications)
  • PLL1070A - PHASE LOCKED LOOP (Z-Communications)
  • PLL1700 - MULTI-CLOCK GENERATOR (Burr-Brown)
  • PLL1705 - 3.3-V DUAL PLL MULTICLOCK GENERATOR (Burr-Brown)
  • PLL1706 - 3.3-V DUAL PLL MULTICLOCK GENERATOR (Burr-Brown)
  • PLL1707 - 3.3 V DUAL PLL MULTICLOCK GENERATOR (Burr-Brown)
  • PLL1707-Q1 - 3.3-V DUAL-PLL MULTICLOCK GENERATOR (Texas Instruments)
  • PLL1708 - 3.3 V DUAL PLL MULTICLOCK GENERATOR (Burr-Brown Corporation)

📌 All Tags

PhaseLink Corporation PLL102-109-like datasheet